



Sample &

Buv







#### TPS72301, TPS72325

SLVS346C - SEPTEMBER 2003 - REVISED SEPTEMBER 2014

# TPS723xx 200mA Low-Noise, High-PSRR Negative Output Low-Dropout Linear Regulators

#### Features 1

- Ultralow Noise: 60 µV<sub>RMS</sub> Typical
- High PSRR: 65 dB Typical at 1 kHz
- Low Dropout Voltage: 280 mV Typical at 200 mA, 2.5 V
- Available in -2.5-V and Adjustable (-1.2 V to -10 V) Versions
- Stable With a 2.2-µF Ceramic Output Capacitor
- Less Than 2-µA Typical Quiescent Current in Shutdown Mode
- 2% Overall Accuracy (Line, Load, Temperature)
- Thermal and Over-Current Protection
- SOT23-5 (DBV) Package
- SOT-5 (DDC) Package
- Operating Junction Temperature Range: -40°C to 125°C

#### Applications 2

- **Optical Drives**
- **Optical Networking**
- Noise Sensitive Circuitry
- GaAs FET Gate Bias
- Video Amplifiers

## 3 Description

The TPS723xx family of low-dropout (LDO) negative voltage regulators offers an ideal combination of features to support low noise applications. These devices are capable of operating with input voltages from -10 V to -2.7 V, and support outputs from -10 V to -1.2 V. These regulators are stable with small, lowcost ceramic capacitors, and include enable (EN) and noise reduction (NR) functions. Thermal short-circuit and over-current protections are provided by internal detection and shutdown logic. High PSRR (65 dB at 1 kHz) and low noise (60  $\mu$ V<sub>RMS</sub>) make the TPS723xx ideal for low-noise applications.

The TPS723xx uses a precision voltage reference to achieve 2% overall accuracy over load, line, and temperature variations. Available in a small SOT23-5 package, the TPS723xx family is fully specified over a temperature range of -40°C to 125°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE <sup>(2)</sup> | BODY SIZE (NOM)   |  |  |
|-------------|------------------------|-------------------|--|--|
| TD070200    | SOT-23 (5)             | 2.90 mm x 1.60 mm |  |  |
| TPS723xx    | SOT (5)                | 2.90 mm x 1.60 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

(2) The two SOT23 packages are identical in size, but the SOT package is thinner.

#### **Typical Application Circuit**





# **Table of Contents**

| 1 | Fea            | tures 1                            |  |  |  |  |  |
|---|----------------|------------------------------------|--|--|--|--|--|
| 2 | Applications 1 |                                    |  |  |  |  |  |
| 3 | Des            | cription 1                         |  |  |  |  |  |
| 4 | Rev            | ision History 2                    |  |  |  |  |  |
| 5 | Pin            | Configuration and Functions        |  |  |  |  |  |
| 6 | Spe            | cifications 4                      |  |  |  |  |  |
|   | 6.1            | Absolute Maximum Ratings 4         |  |  |  |  |  |
|   | 6.2            | Handling Ratings 4                 |  |  |  |  |  |
|   | 6.3            | Recommended Operating Conditions 4 |  |  |  |  |  |
|   | 6.4            | Thermal Information 4              |  |  |  |  |  |
|   | 6.5            | Electrical Characteristics 5       |  |  |  |  |  |
|   | 6.6            | Typical Characteristics 6          |  |  |  |  |  |
| 7 | Deta           | ailed Description 11               |  |  |  |  |  |
|   | 7.1            | Overview 11                        |  |  |  |  |  |
|   | 7.2            | Functional Block Diagrams 11       |  |  |  |  |  |
|   | 7.3            | Feature Description 12             |  |  |  |  |  |
|   | 7.4            | Device Functional Modes 12         |  |  |  |  |  |
|   |                |                                    |  |  |  |  |  |

#### **Revision History** 4

| CI | nanges from Revision B (July 2007) to Revision C Page                                               |      |  |  |  |  |
|----|-----------------------------------------------------------------------------------------------------|------|--|--|--|--|
| •  | Changed format to meet latest data sheet standards; added new sections, and moved existing sections | 1    |  |  |  |  |
| •  | Added bullet item for DDC package to Features list                                                  | 1    |  |  |  |  |
| •  | Revised Device Information table to include SOT-5 package                                           | 1    |  |  |  |  |
| •  | Updated Typical Application Circuit to show SOT-5 (DDC) package pin configuration                   | 1    |  |  |  |  |
| •  | Added pin configuration drawings                                                                    | 3    |  |  |  |  |
| •  | Deleted Dissipation Ratings table; see Thermal Information                                          | 4    |  |  |  |  |
| •  | Changed y-axis title in Figure 11 to Feedback Current from Supply Current                           | 6    |  |  |  |  |
| •  | Reworded second paragraph in Current Limit subsection.                                              | . 12 |  |  |  |  |

#### Changes from Revision A (June 2007) to Revision B

| • | Added second paragraph in Current Limit subsection | 12 |
|---|----------------------------------------------------|----|
| • | Changed equation shown in Figure 27                | 13 |

#### Changes from Original (September 2003) to Revision A

| • | Changed document format to correspond to current product line standards | 1 |
|---|-------------------------------------------------------------------------|---|
| • | Removed Output Voltage vs Output Current graph (original Fig 2)         | 6 |

#### 8 Application and Implementation ...... 13 8.1 Application Information...... 13 8.2 Typical Application ..... 13 8.3 Do's and Don'ts..... 14 Power-Supply Recommendations..... 15 9 10 Layout...... 15 10.1 Layout Guidelines ..... 15 10.2 Layout Example ..... 15 10.3 Power Dissipation ..... 15 10.4 Thermal Protection...... 15 Device and Documentation Support ...... 16 11 11.1 Device Support..... 16 Related Links ..... 16 11.2 11.3 Trademarks ..... 16 Electrostatic Discharge Caution ...... 16 11.4 11.5 Glossary ...... 16 12 Mechanical, Packaging, and Orderable Information ..... 16

#### EXAS ISTRUMENTS

www.ti.com

#### Page

Page



# 5 Pin Configuration and Functions





#### **Pin Functions**

| P    | IN  | 1/0 | DECODIDION                                                                                                                                                                                                                                                                    |
|------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                   |
| GND  | 1   | _   | Ground                                                                                                                                                                                                                                                                        |
| IN   | 2   | I   | Input supply                                                                                                                                                                                                                                                                  |
| EN   | 3   | I   | Bipolar enable pin. Driving this pin above the positive enable threshold or below the negative enable threshold turns on the regulator. Driving this pin below the positive disable threshold and above the negative disable threshold puts the regulator into shutdown mode. |
| NR   | 4   | _   | Fixed voltage versions only. Connecting an external capacitor between this pin and ground, bypasses noise generated by the internal bandgap. This configuration allows output noise to be reduced to very low levels.                                                         |
| FB   | 4   | I   | Adjustable voltage version only. This pin is the input to the control loop error amplifier. It is used to set the output voltage of the device.                                                                                                                               |
| OUT  | 5   | 0   | Regulated output voltage. A small, 2.2- $\mu$ F ceramic capacitor is needed from this pin to GND to ensure stability.                                                                                                                                                         |

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating junction temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                       |     | MIN        | MAX                   | UNIT |
|---------------------------------------|-----|------------|-----------------------|------|
|                                       | IN  | -11        | +0.3                  | V    |
| Valtaga                               | NR  | -11        | +5.5                  | V    |
| Voltage                               | EN  | -VI        | +5.5                  | V    |
|                                       | OUT | -11        | +0.3                  | V    |
| Current                               | OUT | Internal   | ly limited            | А    |
| Output short-circuit duration         |     | Indefinite |                       |      |
| Continuous total power dissipation    |     |            | al Information<br>ble |      |
| Operating junction temperature, $T_J$ |     | -65        | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

#### 6.2 Handling Ratings

|                                            |                          |                                                                           | MIN   | MAX  | UNIT |
|--------------------------------------------|--------------------------|---------------------------------------------------------------------------|-------|------|------|
| T <sub>stg</sub>                           | Storage temperature rang | -65                                                                       | 150   | °C   |      |
| V <sub>(ESD)</sub> Electrostatic discharge |                          | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins              | -1000 | 1000 | M    |
|                                            | Electrostatic discharge  | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins | -500  | 500  |      |

#### 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                |                                | MIN | NOM MA | X UNIT |
|----------------|--------------------------------|-----|--------|--------|
| VI             | Input supply voltage range     | -10 | -2     | 7 V    |
| I <sub>O</sub> | Output current                 | 0   | 20     | 0 mA   |
| TJ             | Operating junction temperature | -40 | 12     | 5 °C   |

#### 6.4 Thermal Information

|                       |                                              | TPS7   | TPS723xx |      |  |
|-----------------------|----------------------------------------------|--------|----------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBV    | DDC      | UNIT |  |
|                       |                                              | 5 PINS | 5 PINS   |      |  |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 206.9  | 194.8    |      |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 120.5  | 41.4     |      |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 35.9   | 35.9     | °C/W |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 13.3   | 1.0      | °C/W |  |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 35.0   | 35.7     |      |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A    | N/A      |      |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## 6.5 Electrical Characteristics

Over operating junction temperature range,  $V_I = V_{O(NOM)} - 0.5 \text{ V}$ ,  $I_O = 1 \text{ mA}$ ,  $V_{EN} = 1.5 \text{ V}$ ,  $C_O = 2.2 \mu\text{F}$ , and  $C_{NR} = 0.01 \mu\text{F}$ , unless otherwise noted. Typical values are at  $T_J = 25^{\circ}\text{C}$ .

|                           |                                                   |                                                  |                                                                                                  | Т                     | PS723xx |                 |               |
|---------------------------|---------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|---------|-----------------|---------------|
|                           | PARAMETER                                         |                                                  | TEST CONDITIONS                                                                                  | MIN TYP               |         | MAX             | UNIT          |
| VI                        | Input voltage range <sup>(1)</sup>                |                                                  |                                                                                                  | -10                   |         | -2.7            | V             |
| V <sub>FB</sub>           | Feedback reference voltage                        | TPS72301                                         | $T_J = 25^{\circ}C$                                                                              | -1.210                | -1.186  | -1.162          | V             |
|                           | Output voltage range                              | TPS72301                                         |                                                                                                  | -10 + V <sub>DO</sub> |         | V <sub>FB</sub> | V             |
|                           |                                                   | Nominal                                          | $T_J = 25^{\circ}C$                                                                              | -1%                   |         | 1%              |               |
| Vo                        | Accuracy                                          | TPS72325 vs<br>V <sub>I</sub> /I <sub>O</sub> /T | $-10 \text{ V} \le \text{V}_1 \le \text{V}_0 - 0.5 \text{ V},$                                   | -2%                   | ±1%     | 2%              |               |
|                           |                                                   | TPS72301 vs<br>V <sub>I</sub> /I <sub>O</sub> /T | 10 μA ≤ I <sub>O</sub> ≤ 200 mA                                                                  | -3%                   | ±1      | 3%              |               |
| $\Delta V_{O(\Delta VI)}$ | Line regulation                                   |                                                  | $-10 \text{ V} \le \text{V}_{\text{I}} \le \text{V}_{\text{O(NOM)}} - 0.5 \text{ V}$             |                       | 0.04    |                 | %/V           |
| $\Delta V_{O(\Delta IO)}$ | Load regulation                                   |                                                  | $0 \text{ mA} \leq I_{O} \leq 200 \text{ mA}$                                                    |                       | 0.002   |                 | %/mA          |
| V <sub>DO</sub>           | Dropout voltage at $V_O = 0.96 \times V_{O(NOM)}$ | TPS72325                                         | I <sub>O</sub> = 200 mA                                                                          |                       | 280     | 500             | mV            |
| I <sub>(LIM)</sub>        | Current limit                                     |                                                  | $V_O = 0.85 \times V_{O(NOM)}$                                                                   | 300                   | 550     | 800             | mA            |
| I <sub>(GND)</sub>        | Ground pin current                                |                                                  | $I_{O} = 0 \text{ mA } (I_{Q}),$<br>-10 V ≤ V <sub>1</sub> ≤ V <sub>O</sub> - 0.5 V              |                       | 130     | 200             |               |
|                           |                                                   |                                                  | $I_{\rm O}$ = 200 mA,<br>-10 V ≤ V <sub>1</sub> ≤ V <sub>O</sub> - 0.5 V                         |                       | 350     | 500             | μA            |
| I <sub>(SHDN)</sub>       | Shutdown ground pin current                       |                                                  | $-0.4 V \le V_{EN} \le 0.4 V,$<br>$-10 V \le V_{I} \le V_{O} - 0.5 V$                            |                       | 0.1     | 2.0             | μA            |
| I <sub>(FB)</sub>         | Feedback pin current                              |                                                  | $-10 \text{ V} \leq \text{V}_{\text{I}} \leq \text{V}_{\text{O}} - 0.5 \text{ V}$                |                       | 0.05    | 1.0             | μA            |
| PSRR                      | Power-supply rejection ratio                      | TPS72325                                         | $\begin{split} I_{O} &= 200 \text{ mA, 1 kHz,} \\ C_{I} &= C_{O} = 10 \ \mu\text{F} \end{split}$ |                       | 65      |                 | dB            |
| FORK                      |                                                   | 11-372325                                        | $I_{O}$ = 200 mA, 10 kHz,<br>$C_{I}$ = $C_{O}$ = 10 µF                                           |                       | 48      |                 | uв            |
| V <sub>n</sub>            | Output noise voltage                              | TPS72325                                         | $C_{O}$ = 10 µF, 10 Hz to 100 kHz,<br>I_{O} = 200 mA                                             |                       | 60      |                 | $\mu V_{RMS}$ |
| t <sub>STR</sub>          | Startup time                                      |                                                  |                                                                                                  |                       | 1       |                 | ms            |
| V <sub>EN(HI)</sub>       | Enable threshold positive                         |                                                  |                                                                                                  | 1.5                   |         |                 | V             |
| V <sub>EN(LO)</sub>       | Enable threshold negative                         |                                                  |                                                                                                  |                       |         | -1.5            | V             |
| V <sub>DIS(HI)</sub>      | Disable threshold positive                        |                                                  |                                                                                                  |                       |         | 0.4             | V             |
| V <sub>DIS(LO)</sub>      | Disable threshold negative                        |                                                  |                                                                                                  | -0.4                  |         |                 | V             |
| I <sub>(EN)</sub>         | Enable pin current                                |                                                  | $-10 V \le V_I \le V_O - 0.5 V,$<br>$-10 V \le V_{EN} \le \pm 3.5 V$                             |                       | 0.1     | 2.0             | μA            |
| т                         | Thormal shutdown tomocratu                        |                                                  | Shutdown, temperature increasing                                                                 |                       | 165     |                 | °C            |
| T <sub>sd</sub>           | Thermal shutdown temperature                      |                                                  | Reset, temperature decreasing                                                                    |                       | 145     |                 |               |
| TJ                        | Operating junction temperatu                      | re                                               |                                                                                                  | -40                   |         | 125             | °C            |

(1) Maximum  $V_I = (V_O - V_{DO})$  or -2.7 V, whichever is more negative.

TPS72301, TPS72325

SLVS346C-SEPTEMBER 2003-REVISED SEPTEMBER 2014

Texas Instruments

www.ti.com

#### 6.6 Typical Characteristics

TPS72325 at V<sub>I</sub> = V<sub>O(NOM)</sub> – 0.5 V, I<sub>O</sub> = 1 mA, V<sub>EN</sub> = 1.5 V, C<sub>O</sub> = 2.2  $\mu$ F, and C<sub>NR</sub> = 0.01  $\mu$ F, unless otherwise noted.





















#### **TPS72301, TPS72325** SLVS346C – SEPTEMBER 2003 – REVISED SEPTEMBER 2014

## 7 Detailed Description

#### 7.1 Overview

The TPS723xx is a low-dropout, negative linear voltage regulator with a rated current of 200 mA. It is offered in trimmed output voltages between -1.5 V and -5.2 V and as an adjustable regulator from -1.2 V to -10 V. It features very low noise and high power-supply rejection ratio (PSRR), making it ideal for high-sensitivity analog and RF applications. A shutdown mode is available, reducing ground current to 2  $\mu$ A maximum over temperature and process.

## 7.2 Functional Block Diagrams





#### 7.3 Feature Description

#### 7.3.1 Current Limit

The TPS723xx has internal circuitry that monitors and limits output current to protect the regulator from damage under all load conditions. When output current reaches the output current limit (550 mA typical), protection circuitry turns on, reducing output voltage to ensure that current does not increase. See Figure 9 in the *Typical Characteristics* section.

Do not drive the output more than 0.3 V above the input. An output voltage more than 0.3 V above the input voltage biases the body diode in the pass FET, and allows current to flow from the output to the input. This current is not limited by the device. If this condition is expected, make sure to externally limit the reverse current.

#### 7.3.2 Enable

The enable pin is active above +1.5 V and below -1.5 V, allowing it to be controlled by a standard TTL signal or by connection to V<sub>1</sub> if not used. When driven to GND most internal circuitry is turned off, putting the TPS723xx into shutdown mode, drawing 2-µA maximum ground current.

#### 7.4 Device Functional Modes

Driving EN over 1.5 V or below –1.5 V turns on the regulator. Driving EN between –1.5 V and +1.5 V puts the regulator into shutdown mode, thus reducing the operating current to 100 nA, nominal.



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS723xx family of LDO regulators provides high PSRR and low noise. These features make the family a good fit for high-sensitivity analog and RF applications.

#### 8.2 Typical Application

The TPS72301 allows designers to specify any output voltage from -10 V to -1.2 V. As shown in the application circuit in Figure 27, an external resistor divider is used to scale the output voltage (V<sub>0</sub>) to the reference voltage. For best accuracy, use precision resistors for R1 and R2. Use the equations in Figure 27 to determine the values for the resistor divider.



Figure 27. TPS72301 Adjustable LDO Regulator Programming

#### 8.2.1 Design Requirements

#### 8.2.1.1 Capacitor Selection for Stability

Appropriate input and output capacitors should be used for the intended application. The TPS723xx only requires a 2.2-µF ceramic output capacitor to be used for stable operation. Both the capacitor value and equivalent series resistance (ESR) affect stability, output noise, PSRR, and transient response. For typical applications, a 2.2-µF ceramic output capacitor located close to the regulator is sufficient.

#### 8.2.1.2 Output Noise

Without external bypassing, output noise of the TPS723xx from 10 Hz to 100 kHz is 200  $\mu$ V<sub>RMS</sub> typical. The dominant contributor to output noise is the internal bandgap reference. Adding an external 0.01- $\mu$ F capacitor to ground reduces noise to 60  $\mu$ V<sub>RMS</sub>. Best noise performance is achieved using appropriate low ESR capacitors for bypassing noise at the NR and OUT pins. See Figure 21 in the *Typical Characteristics* section.

#### 8.2.1.3 Power-Supply Rejection

The TPS723xx offers a very high PSRR for applications with noisy input sources or highly sensitive output supply lines. For best PSRR, use high-quality input and output capacitors.

#### 8.2.2 Detailed Design Procedure

Select the desired device based on the output voltage.

Provide an input supply with adequate headroom to account for dropout and output current to account for the GND terminal current, and power the load.

Copyright © 2003–2014, Texas Instruments Incorporated



### Typical Application (continued)

#### 8.2.3 Application Curves



## 8.3 Do's and Don'ts

Do place at least one 2.2- $\mu$ F ceramic capacitor as close as possible to the OUT terminal of the regulator.

Do not place the output capacitor more than 10 mm away from the regulator.

Do connect a 0.1-µF to 2.2-µF low ESR capacitor across the IN terminal and GND input of the regulator.

Do not exceed the absolute maximum ratings.



### 9 Power-Supply Recommendations

These devices are designed to operate from an input voltage supply range between -10 V and -2.7 V. The input voltage range must provide adequate headroom in order for the device to have a regulated output. This input supply must be well-regulated and stable. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

#### 10 Layout

#### 10.1 Layout Guidelines

To improve ac performance (such as PSRR, output noise, and transient response), design the board with separate ground planes for  $V_1$  and  $V_0$ , with each ground plane connected only at the GND pin of the device. In addition, connect the bypass capacitor directly to the GND pin of the device.

#### 10.2 Layout Example



Figure 31. Example Layout

#### **10.3 Power Dissipation**

The ability to remove heat from the die is different for each package type, presenting different considerations in the printed circuit board (PCB) layout. The PCB area around the device that is free of other components moves the head from the device to the ambient air. Performance data for JEDEC low- and high-K boards are given in the *Thermal Information* table near the front of this data sheet. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves heatsink effectiveness. Power dissipation depends on input voltage and load conditions. Power dissipation is equal to the product of the output current times the voltage drop across the output pass element, as shown in Equation 1:

$$\mathbf{P}_{\mathrm{D}} = \left( \mathbf{V}_{\mathrm{IN}} \!-\! \mathbf{V}_{\mathrm{OUT}} \right) \cdot \mathbf{I}_{\mathrm{OUT}}$$

(1)

#### **10.4 Thermal Protection**

As protection from damage due to excessive junction temperatures, the TPS723xx has internal protection circuitry. When junction temperature reaches approximately 165°C, the output device is turned off. After the device has cooled to 145°C, the output device is enabled, allowing normal operation. For reliable operation, design is for worst-case junction temperature of  $\leq$  125°C taking into account worst-case ambient temperature and load conditions.

16 Submit Documentation Feedback

Copyright © 2003–2014, Texas Instruments Incorporated

#### 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 Spice Models

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS723xx is available through the product folders under Simulation Models.

#### 11.1.2 Device Nomenclature

#### Table 1. Device Nomenclature<sup>(1)</sup>

| PRODUCT | V <sub>out</sub>                                                                                                                                                 |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul> <li>XX is nominal output voltage (for example, 25 = 2.5 V, 01 = Adjustable).</li> <li>YYY is package designator.</li> <li>Z is package quantity.</li> </ul> |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

#### 11.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

#### Table 2. Related Links

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|--------------|------------------------|---------------------|---------------------|
| TPS72301 | Click here     | Click here   | Click here             | Click here          | Click here          |
| TPS72325 | Click here     | Click here   | Click here             | Click here          | Click here          |

#### 11.3 Trademarks

All trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossarv.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



23-Mar-2015

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| TPS72301DBVR     | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | T08I                    | Samples |
| TPS72301DBVRG4   | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | T08I                    | Samples |
| TPS72301DBVT     | ACTIVE        | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | T08I                    | Samples |
| TPS72301DBVTG4   | ACTIVE        | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | T08I                    | Samples |
| TPS72301DDCR     | ACTIVE        | SOT          | DDC                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | T08I                    | Samples |
| TPS72301DDCT     | ACTIVE        | SOT          | DDC                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | T08I                    | Samples |
| TPS72325DBVR     | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | T02I                    | Samples |
| TPS72325DBVRG4   | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | T02I                    | Samples |
| TPS72325DBVT     | ACTIVE        | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | T02I                    | Samples |
| TPS72325DBVTG4   | ACTIVE        | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | T02I                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)



23-Mar-2015

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS72301, TPS72325 :

Automotive: TPS72301-Q1, TPS72325-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS72301DBVR                | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS72301DBVT                | SOT-23          | DBV                | 5 | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS72301DDCR                | SOT             | DDC                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS72301DDCT                | SOT             | DDC                | 5 | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS72325DBVR                | SOT-23          | DBV                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS72325DBVT                | SOT-23          | DBV                | 5 | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

23-Mar-2015



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS72301DBVR | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS72301DBVT | SOT-23       | DBV             | 5    | 250  | 203.0       | 203.0      | 35.0        |
| TPS72301DDCR | SOT          | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |
| TPS72301DDCT | SOT          | DDC             | 5    | 250  | 195.0       | 200.0      | 45.0        |
| TPS72325DBVR | SOT-23       | DBV             | 5    | 3000 | 203.0       | 203.0      | 35.0        |
| TPS72325DBVT | SOT-23       | DBV             | 5    | 250  | 203.0       | 203.0      | 35.0        |

DBV (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



- All linear dimensions are in millimeters. A.
  - This drawing is subject to change without notice. Β.
  - Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. C.
  - D. Falls within JEDEC MO-178 Variation AA.



DBV (R-PDSO-G5)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



DDC (R-PDSO-G5)

PLASTIC SMALL-OUTLINE



- A. All linear almensions are in minimeters.B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-193 variation AB (5 pin).





NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated